| Maximum Propagation Delay Time @ Maximum CL (ns) | 10.2@5V |
| PCB changed | 16 |
| Output Type | 3-State |
| Number of Elements per Chip | 1 |
| ECCN (US) | EAR99 |
| Parallel Enable Input | No |
| Number of Stages | 8 |
| Direction Type | Uni-Directional |
| Minimum Operating Temperature (°C) | -40 |
| Maximum Operating Temperature (°C) | 85 |
| Supplier Package | PDIP |
| Process Technology | CMOS |
| Absolute Propagation Delay Time (ns) | 12 |
| Propagation Delay Test Condition (pF) | 50 |
| Logic Function | Shift Register |
| Number of Count Input Enables | 0 |
| Triggering Type | Positive-Edge |
| Package Height | 5.08(Max) - 0.51(Min) |
| Number of Element Outputs | 9 |
| Maximum Operating Supply Voltage (V) | 5.5 |
| EU RoHS | Compliant |
| Number of Selection Inputs per Element | 0 |
| Number of Element Inputs | 1 |
| Package Length | 19.69(Max) |
| Terminal Count Output | No |
| Standard Package Name | DIP |
| Operation Mode | Serial to Serial/Parallel |
| Pin Count | 16 |
| Mounting | Through Hole |
| Lead Shape | Through Hole |
| Part Status | Active |
| Packaging | Tube |
| Typical Operating Supply Voltage (V) | 5 |
| Logic Family | AHCT |
| Package Width | 6.6(Max) |
| Maximum Quiescent Current (mA) | 0.004 |
| Minimum Operating Supply Voltage (V) | 4.5 |