Maximum Propagation Delay Time @ Maximum CL (ns) | 40@4.5V|34@6V|200@2V |
PCB changed | 20 |
HTS | 8542.39.00.01 |
Output Type | 3-State |
Number of Elements per Chip | 1 |
ECCN (US) | EAR99 |
Parallel Enable Input | No |
Number of Stages | 8 |
Direction Type | Bi-Directional |
Minimum Operating Temperature (°C) | -55 |
Maximum Operating Temperature (°C) | 125 |
Supplier Package | PDIP |
Process Technology | CMOS |
Absolute Propagation Delay Time (ns) | 300 |
Propagation Delay Test Condition (pF) | 50 |
Logic Function | Shift Register |
Number of Count Input Enables | 0 |
Triggering Type | Positive-Edge |
Package Height | 5.08(Max) - 0.51(Min) |
Number of Element Outputs | 10 |
Maximum Operating Supply Voltage (V) | 6 |
EU RoHS | Compliant |
Number of Selection Inputs per Element | 2 |
Number of Element Inputs | 10 |
Supplier Temperature Grade | Military |
Package Length | 26.92(Max) |
Terminal Count Output | No |
Standard Package Name | DIP |
Operation Mode | Serial/Parallel to Serial/Parallel |
Pin Count | 20 |
Mounting | Through Hole |
Reset Type | Asynchronous |
Lead Shape | Through Hole |
Part Status | Active |
Packaging | Tube |
Typical Operating Supply Voltage (V) | 5|3.3|2.5 |
Logic Family | HC |
Package Width | 6.6(Max) |
Maximum Quiescent Current (mA) | 0.008 |
Minimum Operating Supply Voltage (V) | 2 |