Number of Channels per Chip | 8 |
Maximum Propagation Delay Time @ Maximum CL (ns) | 11.2@5V |
PCB changed | 20 |
Output Type | 3-State |
Number of Elements per Chip | 1 |
ECCN (US) | EAR99 |
Minimum Operating Temperature (°C) | -55 |
Maximum Operating Temperature (°C) | 125 |
Supplier Package | PDIP |
Maximum High Level Output Current (mA) | -24 |
Process Technology | CMOS |
Absolute Propagation Delay Time (ns) | 14.5 |
Propagation Delay Test Condition (pF) | 50 |
Logic Function | D-Type Bus Interface |
Triggering Type | Positive-Edge |
Package Height | 5.08(Max) - 0.51(Min) |
Number of Element Outputs | 8 |
Polarity | Non-Inverting |
Maximum Operating Supply Voltage (V) | 5.5 |
EU RoHS | Compliant |
Number of Element Inputs | 8 |
Package Length | 26.92(Max) |
Standard Package Name | DIP |
Maximum Low Level Output Current (mA) | 24 |
Pin Count | 20 |
Mounting | Through Hole |
Number of Output Enables per Element | 1 |
Input Signal Type | Single-Ended |
Bus Hold | No |
Lead Shape | Through Hole |
Part Status | Active |
Packaging | Tube |
Typical Operating Supply Voltage (V) | 5 |
Logic Family | ACT |
Package Width | 6.6(Max) |
Maximum Quiescent Current (mA) | 0.008 |
Minimum Operating Supply Voltage (V) | 4.5 |