Maximum Propagation Delay Time @ Maximum CL (ns) | 120@2V|20@6V|24@4.5V |
PCB changed | 14 |
HTS | 8542.39.00.01 |
Number of Elements per Chip | 1 |
ECCN (US) | EAR99 |
Parallel Enable Input | No |
Number of Stages | 7 |
Direction Type | Uni-Directional |
Minimum Operating Temperature (°C) | -55 |
Maximum Operating Temperature (°C) | 125 |
Supplier Package | CDIP |
Process Technology | CMOS |
Absolute Propagation Delay Time (ns) | 195 |
Propagation Delay Test Condition (pF) | 50 |
Logic Function | Counter |
Number of Count Input Enables | 0 |
Triggering Type | Negative-Edge |
Package Height | 3.56(Max) |
Number of Element Outputs | 7 |
Maximum Operating Supply Voltage (V) | 6 |
EU RoHS | Not Compliant |
Number of Selection Inputs per Element | 0 |
Number of Element Inputs | 1 |
Supplier Temperature Grade | Military |
Package Length | 19.94(Max) |
Terminal Count Output | No |
Standard Package Name | DIP |
Operation Mode | UP Counter |
Pin Count | 14 |
Mounting | Through Hole |
Type | Binary |
Reset Type | Asynchronous |
Lead Shape | Through Hole |
Part Status | Active |
Packaging | Tube |
Typical Operating Supply Voltage (V) | 5 |
Logic Family | HC |
Package Width | 7.62(Max) |
Minimum Operating Supply Voltage (V) | 2 |