Number of Channels per Chip | 8 |
Maximum Propagation Delay Time @ Maximum CL (ns) | 23@4.5V to 5.5V |
PCB changed | 24 |
Output Type | 3-State |
Number of Elements per Chip | 2 |
ECCN (US) | EAR99 |
Minimum Operating Temperature (°C) | -55 |
Maximum Operating Temperature (°C) | 125 |
Supplier Package | CDIP |
Maximum High Level Output Current (mA) | -1 |
Latch Mode | Transparent |
Process Technology | Bipolar |
Absolute Propagation Delay Time (ns) | 31 |
Propagation Delay Test Condition (pF) | 50 |
Package Height | 5.08(Max) - 0.38(Min) |
Polarity | Non-Inverting |
Maximum Operating Supply Voltage (V) | 5.5 |
EU RoHS | Not Compliant |
Number of Selection Inputs per Element | 0 |
Set/Reset | Master Reset |
Number of Inputs per Chip | 8 |
Number of Outputs per Chip | 8 |
Supplier Temperature Grade | Military |
Package Length | 32.51(Max) |
Standard Package Name | DIP |
Maximum Low Level Output Current (mA) | 12 |
Pin Count | 24 |
Mounting | Through Hole |
Type | D-Type |
Number of Output Enables per Element | 1 |
Number of Input Enables per Element | 1 |
Bus Hold | No |
Lead Shape | Through Hole |
Part Status | Active |
Packaging | Tube |
Typical Operating Supply Voltage (V) | 5 |
Logic Family | ALS |
Package Width | 7.62(Max) |
Minimum Operating Supply Voltage (V) | 4.5 |